# AMD VERSAL<sup>™</sup> PREMIUM SERIES GEN 2 ADAPTIVE SOCS FOR DATA CENTER STORAGE APPLICATIONS

SOLUTION BRIEF

# 

together we advance\_

## **OVERVIEW**

As data center workloads continue to grow exponentially, equal performance increases at the storage layer are needed to keep pace. AMD Versal<sup>™</sup> Premium Series Gen 2 devices provide immense benefits across a wide range of storage applications including enterprise SSDs, encryption/compression accelerators, memory pooling, and live migration. In addition, Versal Premium Series Gen 2 devices provide the flexibility of programmable hardware, allowing you to adapt to the latest standards, as well as in-field updating for faster time to market and longer lifecycles.

Versal Premium Series Gen 2 devices extend the AMD portfolio of adaptive SoCs with CPM6 supporting CXL<sup>®</sup> 3.1 and PCIe<sup>®</sup> Gen6. Integrated DDR5 controllers are also added for local memory at the device with inline ECC. These improvements enable development of storage applications in the data center with the latest connectivity standards accessible from the FPGA programmable logic, which can be used to implement custom IP for compression and encryption at high throughput rates. Versal Premium Series Gen 2 devices also offer more secure data transfers with the PCIe Integrity and Data Encryption (IDE) feature in hard IP.<sup>1</sup>

With the introduction of CXL 3.1, there is also support for memory pooling and live migration. Memory pooling effectively provides and shares more memory capacity in the data center through tiering to lower performance memory and by decoupling memory media from the server lifecycle. Live migration and management of virtual machine (VM) resources leveraging CXL interfaces can be accomplished by utilizing the device for near real-time tracking of hot and cold pages to allow for VM migration while host applications remain operational.

# HIGHLIGHTS

### PCIE GEN6 WITH CXL 3.1

- CXL 3.1, offering the industry's fastest CXL line rate<sup>2</sup>
- 2x Gen6x8 (CXL 3.1)
- PCIe IDE support

### INTEGRATED DDR5 CONTROLLERS

- 1.9-2.9X more total memory bandwidth by connecting to CXL memory expander modules versus LPDDR5X memory alone<sup>3</sup>
- Lower memory power consumption and extended supply longevity vs. an LPDDR4 memory interface
- Secure storage and data integrity with inline encryption

# **KEY APPLICATIONS**

### ENTERPRISE SSD

- Custom SSD with latest NAND support
- Data rate increases to 1200 MT/s
- I/O support for ONFI 5.0
- DDR5 with inline encryption

### **ENCRYPTION ACCELERATOR**

• PCIe Gen6x8 with Integrity and Data Encryption (IDE)

### **CXL MEMORY POOLING**

- Memory provisioning and sharing
- QoS, isolation, custom features via PL
- Memory lifecycle decoupling from server

### LIVE MIGRATION

- Monitor host memory with CXL 3.1
- Improve server resource utilization



### FEATURES

| FEATURE                        | HIGHLIGHTS                                                                                                                                                                                                                   |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PROCESSING SYSTEM              | <ul> <li>Complex algorithm processing and decision-making tasks</li> <li>Dual-core Arm<sup>®</sup> Cortex<sup>®</sup>-A72 application processing unit</li> <li>Dual-core Arm Cortex-R5F real-time processing unit</li> </ul> |
| PLATFORM MANAGEMENT CONTROLLER | <ul> <li>Boot, configuration, and advanced power &amp; thermal management</li> <li>Security, safety, and reliability enclave</li> <li>Integrated platform interfaces and high-speed debug</li> </ul>                         |
| PROGRAMMABLE LOGIC             | <ul> <li>High-bandwidth, low-latency data movement between engines and I/Os</li> <li>Programmable memory hierarchy for optimal compute efficiency</li> </ul>                                                                 |
| DSP ENGINES                    | <ul> <li>DSP rich architecture with up to 7,616 DSP58 Engines</li> <li>Wide range of modes supporting fixed and floating point data types suitable for DSP and ML applications</li> </ul>                                    |
| PROGRAMMABLE NETWORK ON CHIP   | <ul> <li>High-bandwidth multi-terabit NoC for guaranteed QoS</li> <li>Programmable framework memory-mapped access to all resources</li> <li>Easy IP and kernel placement</li> </ul>                                          |
| ON-CHIP MEMORY                 | <ul> <li>Up to 281 Mb of tightly coupled memory for performance, power, and latency</li> <li>Up to 59 TB/s of on-chip memory bandwidth</li> </ul>                                                                            |
| PCIE GEN6                      | <ul> <li>Up to 2 Tb/s aggregate bandwidth across 16 lanes (two x8 links) operating at 64 Gb/s per lane</li> <li>Enhanced security features with Integrity and Data Encryption (IDE) support in hard IP</li> </ul>            |
| CXL 3.1                        | <ul> <li>Offering the industry's fastest CXL line rate<sup>2</sup></li> <li>Up to 2 Tb/s bandwidth on a memory coherent link</li> </ul>                                                                                      |
| DEDICATED MEMORY CONTROLLERS   | <ul> <li>Supports DDR5 up to 6400 Mb/s and LPDDR5X up to 8533 Mb/s</li> <li>Hard inline ECC and encryption for data integrity and security</li> </ul>                                                                        |
| 400G HIGH-SPEED CRYPTO ENGINES | <ul> <li>AES-GCM-256/128 engines</li> <li>Up to 800 Gb/s of line rate encryption throughput</li> <li>400G of MACsec, IPsec, and bulk encryption per engine</li> </ul>                                                        |

### **NEXT STEPS**

For more information on AMD Versal<sup>™</sup> Premium Series Gen 2 devices, visit www.amd.com/versal-premium-gen2

Contact your local sales representative for pricing and availability.

#### ENDNOTES

- 1. Based on AMD internal analysis in October 2024, AMD Versal Premium Series Gen 2 devices include the PCIe Integrity and Data Encryption feature, while the competition does not. (VER-064)
- 2. Based on an AMD internal analysis of AMD Versal Premium Series Gen 2 devices with CXL 3.1 vs. comparable competitive device(s) with CXL 2.0, as of July 2024. Actual line rate speed will vary based on system configuration and other factors. (VER-056)
- 3. Based on AMD internal analysis of the total memory bandwidth (CXL 3.1 and LPDDR5X memory components) available with AMD Versal Premium Series Gen 2 devices vs. the same devices with LPDDR5X memory alone. Memory bandwidth will vary based on system configuration and other factors. (VER-059)

#### DISCLAIMERS

The information contained herein is for informational purposes only and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Mirro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability of particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale. GD-18u

#### **COPYRIGHT NOTICE**

© 2024 Advanced Micro Devices, Inc. All rights reserved. AMD, the AMD Arrow logo, Versal, and other designated brands included herein are trademarks of Advanced Micro Devices, Inc. Arm and Cortex are trademarks of Arm in the EU and other countries. CXL is a trademark of Compute Express Link Consortium, Inc. PCIe and PCI Express are trademarks of PCI-SIG and used under license. Other product names used in this publication are for identification purposes only and may be trademarks of their respective owners. PID#: 242999601