Vivado IP Release Notes
This article contains a list of all 'Vivado™ IP Release Notes - All IP Change Log Information' answer records and the associated Vivado Tools release.
von: AMD
The 10 Gigabit Ethernet solution provides a 10 Gb/s Ethernet MAC and integrated PCS/PMA in BASE-R with 802.1 CM for Time Sensitive Networking (TSN) Wireless applications. This adds 802.1Qbu and 802.3br functionality for preemption and interspersng express traffic, respectively.
The AMD 10G/25 Ethernet TSN solution provides a 10/25 Gigabit per second (Gbps) Ethernet Media Access Controller integrated with a PCS/PMA in BASE-R with 802.1Qbu and 802.3br support. This enables premption and interspersed express traffic per the 802.1CM profile trageting wireless fronthaul applications. The core is designed to work with the latest UltraScale™ and UltraScale+™ FPGAs.
The AMD 10G/25G Ethernet TSN MAC/PCS is provided in netlist form to licensed Ethernet customers only. The netlist is configured based upon user provided details. As described in the ordering information below, a confirmation email which includes configuration details will be sent to you.
The sole purpose of the Ethernet cores is to help you develop designs for AMD devices. AMD reserves the right to deny access to the Ethernet core products. The Ethernet cores are licensed under the Core License Agreement.
To purchase any of these IP cores, contact your local Sales Representative referencing the appropriate part number(s) in below table.
Description | License Key | Part Number |
|
xxxv_tsn_802d1cm xxv_eth_mac_pcs x_eth_mac |
EF-DI-25G-TSN-802-1-CM-PROJ Note: Bundle includes Ethernet MAC IP. |
|
xxv_eth_basekr | EF-DI-25GBASE-KR-PROJ** EF-DI-25GBASE-KR-SITE** |
As part of the notification for the Ethernet configuration, you will be asked to accept the Core Project License Agreement. The email address associated with your AMD.com account must be a valid company email address in order for the netlist to be approved.
Once you have executed the Core License Agreement and the core has been configured to specification, the LogiCORE™ IP for AMD FPGAs will be provided to you.
Hardware Evaluation Time Out Period * : ~ 8 hrs
LogiCORE™ | Version | Software Support | Supported Device Families |
---|---|---|---|
10G Ethernet TSN Subsystem EF-DI-25G-TSN-802-1-CM-PROJ EF-DI-25G-TSN-802-1-CM-SITE |
v1.0 | Vivado™ 2018.1 | Kintex™ UltraScale+™ Virtex™ UltraScale+ Zynq™ UltraScale+ MPSoC Kintex UltraScale™ Virtex UltraScale |
Download the required software from the AMD Downloads page. For information on New Features, Known Issues, and Patches please refer to the Licensing Solution Center.
* A Hardware Evaluation license for any of the IP cores above will enable you to parameterize, generate and instantiate these cores in your design. You will also be able to perform functional and timing simulation and generate a bitstream that you can use to download and configure your design in hardware.
The IP cores in this table will be fully functional in the programmed device for certain amount of time. After this time, the IP will "time out" (cease to function) and you will need to download and configure the FPGA again.
Certain AMD technologies may require third-party enablement or activation. Supported features may vary by operating system. Please confirm with system manufacturer for specific features. No technology or product can be completely secure.